#### 7.1: Behavioral Modeling:

- Verilog procedural statements are used to model a design at a higher level of abstraction
- Behavioral Modeling provides powerful ways of doing complex designs.
- Procedural statements can only be used in procedures (always and initial blocks)

#### 7.2: Procedural Assignments:

- Procedural assignments are assignment statements used within Verilog procedures (always and initial blocks).
- Only reg variables and integers (and their bit/part-selects and concatenations) can be placed left of the "=" or "<=" in procedures.
- The right hand side of the assignment is an expression which may use any of the operator types described in Module #04.

#### 7.3: Delay in Assignment (not for synthesis):

- In a *delayed assignment (Inter-Assignment Delay)*  $\Delta t$  time units pass before the statement is executed and the left-hand assignment is made.
- With *intra-assignment delay*, the right side is evaluated immediately but there is a delay of  $\Delta t$  before the result is place in the left hand assignment. If another procedure changes a right-hand side signal during  $\Delta t$ , it does not effect the output.
- Delays are not supported by synthesis tools.

#### Syntax:

```
for Procedural Assignment

variable = expression

Delayed assignment

#Δt variable = expression;

Intra-assignment delay

variable = #Δt expression;
```

### Example 7.1:

```
reg sum, a, b, c;

sum = b \land c; // execute now.

sum = #15 b \land c; /* b \land c; evaluated now; sum changed

after 15 time units. */

#10 sum = b \land c; ; /* 10 units after sum changes, b \land c; is

evaluated and sum changes. */
```

### 7.4: Blocking Assignments ('='):

- Procedural (blocking) assignments (=) are done sequentially in the order the statements are written.
- A second assignment is not started until the preceding one is complete.
- "=" best corresponds to what c/c++ code would do; use it for combinational procedures

#### Syntax:

```
variable = expression;
variable = \#\Delta t expression; //grab inputs now, deliver ans. later, don't delay next statement
\#\Delta t variable = expression; //grab inputs later, deliver ans. later; delay next statement by \#\Delta t
```

### **Example 7.2:** For simulation initial begin a=1; b=2; c=3; $\#5 \ a = b + c$ ; // wait for 5 units, and execute a = b + c = 5. d = #2a; // Time continues from last line, execute at t = 5 and assign at t = 5 + 2 = 7 units **Example 7.3:** For synthesis always @(\*) begin Z=Y;

*Y*=*X*;

end

### 7.5: Non-Blocking Assignments ('<='):

- RTL (nonblocking) assignments (<=), start in parallel.
- The right hand side of nonblocking assignments is evaluated starting from the completion of the last blocking assignment or if none, the start of the procedure.
- The transfer to the left hand side is made according to the delays. An intra-assignment delay in a non-blocking statement will not delay the start of any subsequent statement blocking or non-blocking. However normal delays are cumulative and will delay the output.
- One must not mix "<=" or "=" in the same procedure.
- "<=" best mimics what physical flip-flops do; use it for "always @ (posedge clk ..)" type procedures.

#### Syntax:

```
variable <= expression;
```

 $variable \le \#\Delta t\ expression;$  //grab inputs now, deliver ans. later, don't delay next statement  $\#\Delta t\ variable \le \exp ression;$  //grab inputs later, deliver ans. later, don't delay next statement.

### **Example 7.4:** For simulation initial begin $\#3\ b \le a; \#grab\ a\ at\ t=0\ Deliver\ b\ at\ t=3.$ $\#6 \ x \le b + c$ ; $\#6 \ x \ge b$ end Example 7.5: For synthesis always @( posedge clk) begin $Z \leq Y$ ; Y <= X; $y \le x$ ;

end

 $z \le y$ ;

#### 7.6: begin ... end:

- **begin ... end** block statements are used to group several statements for use where one statement is syntactically allowed.
- Such places include functions, always and initial blocks, if, case and for statements.
- Blocks can optionally be named

### Syntax:

```
begin : block name
  reg reg_variable_list;
  integer integer_list;
  parameter parameter_list;
  ... statements ...
end
```

### **Example 7.6:**

```
function trivial_one; // The block name is "trivial_one." input a; begin: adder_blk; // block named adder, with integer i; // local integer i ... statements ... end
```